## **Amendments to the Claims:** This listing of claims will replace all prior versions, and listing, of claims in the application: ## **Listing of Claims:** Claim 1 (original): A method of generating a random number, comprising: retrieving values from a number of multiple input shift registers (MISRs) which are coupled to a number of microprocessor buses; and generating a random number which is based on the values retrieved from the number of MISRs. Claim 2 (original): The method of claim 1, wherein the number of MISRs is one. Claim 3 (currently amended): The method of claim 1, wherein one of the number of MISRs is coupled to a data data bus which transfers data between a data cache and a CPU core. Claim 4 (original): The method of claim 1, wherein one of the number of MISRs is coupled to a data address bus which transfers data addresses between a data address cache and a CPU core. Claim 5 (original): The method of claim 1, wherein one of the number of MISRs is coupled to an instruction data bus which transfers instructions between an instruction data cache and a CPU core. Claim 6 (original): The method of claim 1, wherein one of the number of MISRs is coupled to an instruction address bus which transfers instruction addresses between an instruction address cache and a CPU core. Claim 7 (original): The method of claim 1, wherein one of the number of MISRs is coupled to a bus which runs wholly within an integrated circuit package. Claim 8 (original): The method of claim 1, wherein retrieving values from the number of MISRs comprises: loading bits of a value stored in a first of the number of MISRs, in parallel, into a temporary register; and retrieving the value stored in the temporary register. Claim 9 (original): The method of claim 1, wherein retrieving values from the number of MISRs comprises retrieving a value from a first of the number of MISRs by stepping the first of the number of MISRs to serially shift a plurality of bits out of the MISR. Claim 10 (original): The method of claim 1, wherein generating a random number comprises hashing together the values retrieved from the number of MISRs. Claim 11 (original): The method of claim 1, wherein generating a random number comprises XORing the values retrieved from the number of MISRs. Claim 12 (original): The method of claim 1, further comprising turning on and initializing each of the number of MISRs upon boot of a computer in which the MISRs reside. Claim 13 (original): The method of claim 1, wherein values are retrieved from the number of MISRs via an operating system call. Claim 14 (original): The method of claim 13, wherein said operating system call is of a highest privilege level. Claim 15 (original): The method of claim 13, wherein generating a random number is performed immediately after the number of MISR readings are taken, the method further comprising storing the random number in a temporary location for subsequent use. Claim 16 (original): The method of claim 13, wherein said operating system call is issued in response to an application's request for a random number. Claim 17 (original): The method of claim 1, wherein retrieving values from a number of MISRs comprises a computer program's issuance of a request to read the number of MISRs. Claim 18 (original): The method of claim 1, wherein generating said random number comprises providing the values retrieved from the number of MISRs, as well as historic values retrieved from the number of MISRs, to a pseudo-random number generator. Claim 19 (original): The method of claim 1, further comprising testing the number of MISRs by: initializing the number of MISRs to known values; executing a test program on the microprocessor in which the number of MISRs reside: retrieving values from the number of MISRs; comparing the values retrieved from the number of MISRs with expected values; and indicating a failure of one of the number of MISRs if its retrieved value does not agree with its expected value. Claim 20 (original): The method of claim 1, wherein the random number is an encryption key. Appl. No. 10/686,331 Response dated Jan. 26, 2005 Reply to Office Action of Oct. 26, 2004 Claim 21 (original): The method of claim 1, wherein the MISRs form part of a microprocessor's built-in self-test hardware. Claim 22 (original): A method of generating an encryption key, comprising: assigning a built-in self-test (BIST) local block of a microprocessor a major address; assigning each of a number of multiple input shift registers (MISRs) in the BIST local block a minor address; issuing an instruction to turn on and initialize the MISRs; issuing a request to read the MISRs, in response to a request for an encryption key; XORing the MISR readings with each other, and with historical readings, if any, to generate an encryption key.